### **ELEC 522 Assignment 4**

Student: Sixu Li (S01435077)

#### 1. Write C/C++ code for the CORDIC circular mode module using VivadoHLS

The CORDIC core is designed with two modes. Hardware resources are reused as a reconfigurable design.

First is the reconfigurable design in I/O;

```
if (!select) { // select == 0: sin cos mode
     if (!select) { // select == 0: sin cos mode 36
8
                                                 CS_0SIN = y;
9
        x = 0.60735;
                                                 CS_0COS = x;
10
                                        11
        t = CS_I_T;
     } else { // select == 1; arc tan mode
12
     x = IA_I_C;
13
                                        41
                                                 CS_0COS = 0;
        y = IA_I_S;
                                                 IA_0_IAT = t;
```

Apart from the reuse in I/O. The main reconfigurable part is the sigma, which will change in different modes.

Other computation units are all reused and will not change when in different modes.

```
FIXDT x_shift = (x * sigma) >> itr;
FIXDT y_shift = (y * sigma) >> itr;
FIXDT y_shift = (y * sigma) >> itr;

x = x - y_shift;
y = y + x_shift;

x = t - cordic_phase[itr] * sigma;
```

In this way, the proposed module should consume less hardware resources compared to design two modules separately.

#### 2. Write testbench code to verify the function of the C/C++ code code in VivadoHLS

In the C testbench, we choose  $\theta=30^\circ$  to verify the cos and sin mode. We choose  $\theta=60^\circ$  ( $sin=\frac{1}{\sqrt{3}}$ , cos=0.5). The results matched but with some small errors.

```
6 result sin = 0.498718, cos = 0.867004
7 result theta = 60.513073
```

#### 3. Architecture optimization, constraint configurations and advantages of final design.

Vivado HLS has automatically enabled pipeline for the FOR-LOOP. So the default design is optimal considering this FOR-LOOP is the only potential optimization oprtator.



But we can disable auto pipeline by insert #pragma HLS pipeline off. We can see that if we turn off pileine , we can save less than 10% area but get 60% more latency. So we choose the one with pipeline.



#### 4. Model Composer model using the VivadoHLS block and testing results.

See screenshots in Question 6.

#### 5. Synthesis and place and route implementation report.

The following screenshots are the timing & utilization reports post-synthesis & post-PR.

post-synthesis

#### **Design Timing Summary**

| etup                         |          | Hold                         |           |  |  |  |  |  |
|------------------------------|----------|------------------------------|-----------|--|--|--|--|--|
| Worst Negative Slack (WNS):  | 5.569 ns | Worst Hold Slack (WHS):      | -2.281 ns |  |  |  |  |  |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | -59.183 r |  |  |  |  |  |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 72        |  |  |  |  |  |
| Total Number of Endpoints:   | 2933     | Total Number of Endpoints:   | 2833      |  |  |  |  |  |



#### post-PR

#### **Design Timing Summary**

| etup                         |          | Hold                         |          |  |  |  |  |  |
|------------------------------|----------|------------------------------|----------|--|--|--|--|--|
| Worst Negative Slack (WNS):  | 1.547 ns | Worst Hold Slack (WHS):      | 0.019 ns |  |  |  |  |  |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns |  |  |  |  |  |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        |  |  |  |  |  |
| Total Number of Endpoints:   | 2644     | Total Number of Endpoints:   | 2596     |  |  |  |  |  |

#### All user specified timing constraints are met.

4

| Name                                                                  | Slice LUTs<br>(53200) | Slice Registers<br>(106400) | Slice<br>(13300) | LUT as Logic<br>(53200) | LUT as Memory<br>(17400) | Block RAM<br>Tile (140) | DSPs<br>(220) | Bonded IOB<br>(200) | BUFGCTRL<br>(32) | MMCME2_ADV<br>(4) | BSCANE2<br>(4) |
|-----------------------------------------------------------------------|-----------------------|-----------------------------|------------------|-------------------------|--------------------------|-------------------------|---------------|---------------------|------------------|-------------------|----------------|
| ∨ N hwcosim_top_wrapper                                               | 866                   | 1248                        | 358              | 865                     | 1                        | 2                       | 1             | 1                   | 4                | 1                 | 1              |
| ✓ I hwcosim_top_i (hwcosim_top)                                       | 866                   | 1248                        | 358              | 865                     | 1                        | 2                       | 1             | 0                   | 4                | 1                 | 1              |
| > I axis_data_fifo_rx (hwcosim_top_axis_data_fifo_rx_0)               | 79                    | 210                         | 52               | 79                      | 0                        | 1                       | 0             | 0                   | 0                | 0                 | 0              |
| > I axis_data_fifo_tx (hwcosim_top_axis_data_fifo_tx_0)               | 79                    | 210                         | 53               | 79                      | 0                        | 1                       | 0             | 0                   | 0                | 0                 | 0              |
| > I axis_dwidth_converter_rx (hwcosim_top_axis_dwidth_converter_rx_0) | 15                    | 50                          | 13               | 15                      | 0                        | 0                       | 0             | 0                   | 0                | 0                 | 0              |
| > I axis_dwidth_converter_tx (hwcosim_top_axis_dwidth_converter_tx_0) | 27                    | 50                          | 15               | 27                      | 0                        | 0                       | 0             | 0                   | 0                | 0                 | 0              |
| > I hls_0 (hwcosim_top_hls_0_0)                                       | 434                   | 450                         | 151              | 434                     | 0                        | 0                       | 1             | 0                   | 1                | 0                 | 0              |
| > I hwc_itag_axi_transport_0 (hwcosim_top_hwc_itag_axi_transport_0_0) | 58                    | 132                         | 33               | 58                      | 0                        | 0                       | 0             | 0                   | 1                | 0                 | 1              |
| > I hwcosim_cmd_proc (hwcosim_top_hwcosim_cmd_proc_0)                 | 163                   | 113                         | 61               | 163                     | 0                        | 0                       | 0             | 0                   | 0                | 0                 | 0              |
| > I reset_gen (reset_gen_imp_1WK4TX6)                                 | 16                    | 33                          | 13               | 15                      | 1                        | 0                       | 0             | 0                   | 0                | 0                 | 0              |
| > I sys clk wiz (hwcosim top sys clk wiz 0)                           | 0                     | 0                           | 0                | 0                       | 0                        | 0                       | 0             | 0                   | 2                | 1                 | 0              |

# 6. Hardware in the loop Co-Simulation to verify performance of VivadoHLS code on the ZedBoard in the lab.

The following figure are the test results for mode 0 (sin&cos) and mode 1 (arctan).

We can see that the Simulink result have some errors compared to HLS C simulation, but within 0.05% which can be ignored.

## 7. Results comparison with the built-in Xilinx CORDIC modules in SysGen in terms of numerical results and also FPGA area usage.

The iteration is configured to 10 which is the same as the HLS verision.



The numerical results in the built in CORDIC module is slightly different compared to my HLS module, but the relative error is smaller than 2%.



We can see that the Xilinx CORDIC consume two times of hardware resources. This makes sense considering we use two CORDIC unit for SINCOS and ARCTAN which will cost more area compared to reconfigurable design.

#### 8. IP block export to SDK and Zynq ARM program control

The following figure shows the UART output of vitis arm baremetal program, we can see that the screenshot matched the C testbench.

```
Connected to COM5 at 115200
---- Start of the Program ---

Ap_fixed variables initialized for software sim, mode=0 t=0.52356 ts=0.885986 tc=0.5

Done signal from hardware = 1

result sin = 0.498718, cos = 0.867004

Ap_fixed variables initialized for software sim, mode=1 t=0.52356 ts=0.885986 tc=0.5

Done signal from hardware = 1

result theta = 60.513073
---- End of the Program ----
```

### 9. Turning in files

All the files are attached in this zip file.